Cadence® system design and verification solutions, integrated under our System Development Suite, provide the simulation, acceleration, emulation, and management capabilities.
Verification Suite Related Products A-Z
Cadence® digital design and signoff solutions provide a fast path to design closure and better predictability, helping you meet your power, performance, and area (PPA) targets.
Full-Flow Digital Solution Related Products A-Z
Cadence® custom, analog, and RF design solutions can help you save time by automating many routine tasks, from block-level and mixed-signal simulation to routing and library characterization.
Overview Related Products A-Z
Driving efficiency and accuracy in advanced packaging, system planning, and multi-fabric interoperability, Cadence® package implementation products deliver the automation and accuracy.
Cadence® PCB design solutions enable shorter, more predictable design cycles with greater integration of component design and system-level simulation for a constraint-driven flow.
An open IP platform for you to customize your app-driven SoC design.
Comprehensive solutions and methodologies.
Helping you meet your broader business goals.
A global customer support infrastructure with around-the-clock help.
24/7 Support - Cadence Online Support
Locate the latest software updates, service request, technical documentation, solutions and more in your personalized environment.
Cadence offers various software services for download. This page describes our offerings, including the Allegro FREE Physical Viewer.
The Cadence Academic Network helps build strong relationships between academia and industry, and promotes the proliferation of leading-edge technologies and methodologies at universities renowned for their engineering and design excellence.
Participate in CDNLive
A huge knowledge exchange platform for academia to network with industry. We are looking for academic speakers to talk about their research to the industry attendees at the Academic Track at CDNLive EMEA and Silicon Valley.
Come & Meet Us @ Events
A huge knowledge exchange platform for academia. We are looking for academic speakers to talk about their research to industry attendees.
Americas University Software Program
Join the 250+ qualified Americas member universities who have already incorporated Cadence EDA software into their classrooms and academic research projects.
EMEA University Software Program
In EMEA, Cadence works with EUROPRACTICE to ensure cost-effective availability of our extensive electronic design automation (EDA) tools for non-commercial activities.
Apply Now For Jobs
If you are a recent college graduate or a student looking for internship. Visit our exclusive job search page for interns and recent college graduate jobs.
Cadence is a Great Place to do great work
Learn more about our internship program and visit our careers page to do meaningful work and make a great impact.
Get the most out of your investment in Cadence technologies through a wide range of training offerings.
Overview All Courses Asia Pacific EMEANorth America
Instructor-led training [ILT] are live classes that are offered in our state-of-the-art classrooms at our worldwide training centers, at your site, or as a Virtual classroom.
Online Training is delivered over the web to let you proceed at your own pace, anytime and anywhere.
Exchange ideas, news, technical information, and best practices.
The community is open to everyone, and to provide the most value, we require participants to follow our Community Guidelines that facilitate a quality exchange of ideas and information.
It's not all about the technlogy. Here we exchange ideas on the Cadence Academic Network and other subjects of general interest.
Cadence is a leading provider of system design tools, software, IP, and services.
Get email delivery of the Cadence blog featured here
At 28nm and below, the performance of a device can vary greatly depending on what it is placed near in the layout. For this reason, layout-dependent effect (LDE) is one of the most challenging aspects of advanced node design. A recently archived webinar shows how TSMC and Cadence worked together to develop a LDE-aware custom/analog design flow.
The TSMC-Cadence webinar is titled "Variation-Aware Design: Detecting and Fixing Layout-Dependent Effects Using the Cadence® Virtuoso® Platform, Part II." It is a sequel to Variation-Aware Design, Part I, an earlier webinar that provided a basic introduction to LDE and showed how the Virtuoso platform can help mitigate these effects. Speakers in the "Part II" webinar include:
The fundamental problem is that transistor device characteristics vary depending on the context, placement, and density of neighboring transistors. The LDE impacts the electrical performance of the transistors. In the example shown at the right, the well proximity effect (WPE) increases the chances of a mismatch in a differential pair.
Collaboration Provides LDE Solution
In the webinar, Chen provided an introduction to LDE and then discussed LDE-API, an innovative solution developed through collaboration between Cadence and TSMC. This collaboration was made possible through the TSMC Open Innovation Platform (OIP). Chen also provided an overview of the TSMC 20nm reference flow.
Chen noted that LDE is related to layout placement and silicon stress, and is driven by such factors as proximity to well edges, isolation, and active regions. LDE directly impacts electrical characteristics such as Vth and Idsat. Different layouts based on the same schematic can result in more than a 20% difference between pre-simulation and post-simulation results. Thus, both circuit designers and layout designers need to account for LDE as early as possible.
Chen described four key LDE parameters:
Chen showed how TSMC and Cadence jointly developed an LDE-aware custom design flow to mitigate these effects. The flow lets circuit and layout designers run LDE-aware re-simulation using device parameters from partial or completed layout. It reduces design iterations and helps designers analyze LDE impacts to electrical performance. The flow has been validated in TSMC 28nm and 20nm processes.
The flow is made possible by the TSMC LDE-API, which provides a direct link to the Cadence Litho Electrical Analyzer. LDE-API translates LDE physical layout dimensions into netlist in-line model parameters that are understood by the circuit simulator. LDE-API is built into the process development kit (PDK) and it links the transistor LDE properties into the Component Description Format (CDF).
"It is clear that LDE-API is playing an important role in the new custom design flow," Chen concluded.
LDE-Aware Flows in Virtuoso
In the second part of the webinar, Manoj Chacko showed how the Cadence Virtuoso platform offers LDE-aware flows for circuit designers and layout designers. For circuit designers, Virtuoso can extract the LDE parameters from a partial or complete layout and run a re-simulation. For layout engineers, Virtuoso supports a what-if LDE analysis that can help the engineer understand the impact of LDE on different placements.
Chacko noted that the circuit designer needs to understand the impact of LDE early on, as he or she is building the circuit. What's needed is a prototype layout that can bring accurate parameters back into simulation. Virtuoso makes this possible in two ways - re-simulation with Modgen (Module Generator) constraints, in which case no layout is needed, or re-simulation with a partial placement and layout. The LDE-aware flow is depicted below.
For the layout engineer, Virtuoso can provide information about LDE early in the layout process so placement can be easily modified. Thus, problems can be fixed before DRC, LVS, and extraction. Chacko noted that post-layout SPICE is too late to identify the LDE impact on layout.
"Because of the integration with TSMC LDE-API, designers can find out which transistors have characteristics that are different from what was intended," Chacko said.
The webinar closed with a demo run by Bala Kasthuri of Cadence. To view the webinar, click here. A Cadence log-in is required. If you don't have one, you can register here.
Related Blog Post
Virtuoso Advanced Node: Analyzing Layouts Before They're Done