Cadence® system design and verification solutions, integrated under our System Development Suite, provide the simulation, acceleration, emulation, and management capabilities.
System Development Suite Related Products A-Z
Cadence® digital design and signoff solutions provide a fast path to design closure and better predictability, helping you meet your power, performance, and area (PPA) targets.
Full-Flow Digital Solution Related Products A-Z
Cadence® custom, analog, and RF design solutions can help you save time by automating many routine tasks, from block-level and mixed-signal simulation to routing and library characterization.
Overview Related Products A-Z
Driving efficiency and accuracy in advanced packaging, system planning, and multi-fabric interoperability, Cadence® package implementation products deliver the automation and accuracy.
Cadence® PCB design solutions enable shorter, more predictable design cycles with greater integration of component design and system-level simulation for a constraint-driven flow.
An open IP platform for you to customize your app-driven SoC design.
Comprehensive solutions and methodologies.
Helping you meet your broader business goals.
A global customer support infrastructure with around-the-clock help.
24/7 Support - Cadence Online Support
Locate the latest software updates, service request, technical documentation, solutions and more in your personalized environment.
Cadence offers various software services for download. This page describes our offerings, including the Allegro FREE Physical Viewer.
Get the most out of your investment in Cadence technologies through a wide range of training offerings.
This course combines our Allegro PCB Editor Basic Techniques, followed by Allegro PCB Editor Intermediate Techniques.
Virtuoso Analog Design Environment Verifier 16.7
Learn learn to perform requirements-driven analog verification using the Virtuoso ADE Verifier tool.
Exchange ideas, news, technical information, and best practices.
The community is open to everyone, and to provide the most value, we require participants to follow our Community Guidelines that facilitate a quality exchange of ideas and information.
It's not all about the technlogy. Here we exchange ideas on the Cadence Academic Network and other subjects of general interest.
Cadence is a leading provider of system design tools, software, IP, and services.
Get email delivery of the Cadence blog featured here
Two emerging semiconductor technologies - 16nm FinFET design and 3D-ICs - are moving closer to volume production, according to Dr. Cliff Hou, vice president for R&D at TSMC. Speaking at the TSMC Open Innovation Platform® Ecosystem Forum (TSMC OIP) Oct. 1, 2013, Hou (right) said that the EDA and semiconductor IP ecosystem needed to support those technologies is nearly complete, although work continues in a few challenging areas.
Hou was the second keynote speaker at the one-day conference in San Jose, California. The first speaker was Dr. Jack Sun, vice president of R&D and CTO at TSMC. Sun offered a progress report on TSMC's work with 20nm SoC, 16nm FinFET, and 3D-IC technologies, and you can read about Sun's talk in Brian Fuller's blog post.
As he started his talk, Hou noted that the TSMC 20nm SoC process (with planar transistors) is in mass production now, and 16nm FinFET is on track for "risk production" by the end of 2013. TSMC just completed the SPICE V0.5 release for 16nm, and expects the V1.0 release by the end of 2013. EDA tools and flows have been qualified, foundation IP has been validated, and interface IP is under development.
Tool and IP validation is not an easy task. Hou noted that a "more rigorous validation methodology" is needed for 16nm EDA solutions, and that the validation must not only encompass individual tool features but consider entire flows. Tool integration is a must. "One individual tool does not guarantee success," Hou said. "We have to make sure all tools are optimized in the same direction, and that you've got consistent results across different design stages."
Hou showed detailed checklists that depict the readiness of different EDA tools for 16nm FinFET technology. He identified several areas of particular concern, including the following:
The good news is that nearly all of the required EDA capabilities in the digital IC flow are ready for the V0.5 release spec. One exception is the low Vdd STA accuracy mentioned above. Today, if you run a FinFET at (for example) 0.5V, the timing analysis numbers will be too conservative, Hou noted. "There is too much penalty on the design area, and that is why we're still working with design partners," he said.
Hou also noted that the entire flow for 16nm - as well as 20nm planar technology - must be "double patterning" aware. This is a situation where just upgrading an individual tool will not work. Tasks including standard cell layout, power planning, placement, routing, and dummy metal insertion must take into account the need for extra masks in order to print features correctly. "Without this kind of integrated verification, the solution will not work," Hou said. Fortunately, the double patterning aware flow is now "pretty efficient," he said.
On the custom side, Hou said, 16nm FinFET technology requires new features in schematics and PCells (parameterized cells). Designers must be able to automatically generate a layout, verify it with layout-versus-schematic (LVS) checking, and run a post-layout simulation. The number of fins, NFIN, becomes an important parameter in the design flow. Hou said that the 16nm FinFET custom EDA flow is mostly complete, although EM requires more work with partners.
Hou also spoke about the "foundation IP" - the standard cells, memories, and I/Os - that are needed to design any system-on-chip (SoC). He said that a 9-track standard cell library is ready for release with the V0.5 spec for 16nm FinFET, with V1.0 support to follow in Q1 next year. A base library of 300 cells has been functionally validated, and TSMC expects a library of 1,000 cells to be available by the end of this year.
A 16nm SRAM compiler offering includes support for one-pole, two-pole, ROM, and double patterning devices. An ultra-high density feature can reduce chip area by 25-30%, and a full-custom cache can reduce area by 20%. Hou said that memory compilers are functionally validated and ready to go into silicon validation.
Foundation IP for 16nm FinFET also includes a 1.8V I/O with ESD latchup protection, and a 3.3V I/O that's currently under development. The development of interface IP, Hou said, "will be based on customer schedule and product requirements." If a particular piece of IP isn't on the schedule soon enough, "you can contact TSMC and we can work together with our IP partners to try and meet your schedule."
Hou also cited "very good progress" in 3D-IC technology. Last year TSMC announced CoWoSTM, its Chip-On-Wafer-On-Substrate process. This is a "2.5D" architecture in which multiple chips are placed side by side on a silicon substrate.
In 2013, Hou said, TSMC worked to ensure that CoWoS can handle high-bandwidth memory (HBM). He noted that TSMC demonstrated the ability to integrate an SoC chip with HBM in a CoWoS package. Further, TSMC is increasing the reticle size. Hou said the company has demonstrated a chip with a 26mmX48mm silicon interposer and a 60mmX60mm substrate.
TSMC's InFO (Integrated FanOut) wafer-level packaging offers many of the advantages of a silicon interposer architecture, with less density and lower costs. Hou noted that this multi-chip approach can replace a traditional POP (package on package) device and provide a smaller form factor, better signal-to-noise ratio, and improved thermal characteristics. Best of all, perhaps, is the price - 1 cent per square millimeter. While it now supports 600 pins, this total will go up to 3,600 next year. Hou predicted that InFO "will be a very disruptive technology for many applications."
Hou concluded by noting that the TSMC OIP has over 100 partners, including EDA, IP, and services providers. "There are more and more design challenges," he said. "We need to collaborate and leverage each other's expertise. The ecosystem plays a very critical role for us to work together to overcome these challenges."
(Note: On September 18, 2013, Cadence and TSMC announced the latest Cadence 3D-IC reference flow for true 3D die stacking. Cadence also announced that its digital and custom/analog tools have been included in TSMC reference flows for 16nm FinFET designs.)
Related Blog PostsNote: The TSMC 2013 Symposium is a separate event held in April 2013.
TSMC OIP: On the Road to the Silicon Super Chip
TSMC 2013 Symposium: Progress in 20nm, 16nm FinFET, and 3D-IC Technologies
TSMC 2013 Symposium: Morris Chang Overviews Semiconductor Market, TSMC Progress
Photo from Taiwan Semiconductor Manufacturing Co. Ltd.