• Home
  • :
  • Community
  • :
  • Blogs
  • :
  • IC Packaging and SiP
  • :
  • IC Packagers: Three Reasons for Allegro Package Designer…

IC Packaging and SiP Blogs

  • All Blog Categories
  • Breakfast Bytes
  • Cadence Academic Network
  • Cadence Support
  • Computational Fluid Dynamics
  • CFD(数値流体力学)
  • 中文技术专区
  • Custom IC Design
  • カスタムIC/ミックスシグナル
  • 定制IC芯片设计
  • Digital Implementation
  • Functional Verification
  • IC Packaging and SiP Design
  • In-Design Analysis
    • In-Design Analysis
    • Electromagnetic Analysis
    • Thermal Analysis
    • Signal and Power Integrity Analysis
    • RF/Microwave Design and Analysis
  • Life at Cadence
  • Mixed-Signal Design
  • PCB Design
  • PCB設計/ICパッケージ設計
  • PCB、IC封装:设计与仿真分析
  • PCB解析/ICパッケージ解析
  • RF Design
  • RF /マイクロ波設計
  • Signal and Power Integrity (PCB/IC Packaging)
  • Silicon Signoff
  • Solutions
  • Spotlight Taiwan
  • System Design and Verification
  • Tensilica and Design IP
  • The India Circuit
  • Whiteboard Wednesdays
  • Archive
    • Cadence on the Beat
    • Industry Insights
    • Logic Design
    • Low Power
    • The Design Chronicles
Sanjiv Bhatia
Sanjiv Bhatia
13 May 2022

IC Packagers: Three Reasons for Allegro Package Designer Plus Users to Move to OrCAD/Allegro 17.4 (SPB174) - HotFix028 Release

The HotFix 028 of our 17.4-2019 release was rolled out at the end of March and is now available for download and installation. The release brings critical bug fixes, product enhancements, and new features. Let’s talk about some of the exciting new features added to Allegro Package Designer Plus in this release.

Identify Opens or Shorts for Padstacks

Opens and shorts can be identified if a package design database that defines openings for connectivity using pad geometries has named dielectric layers instead of drill definitions. The new Package Design Integrity checks, available with all the licenses, can be used to easily identify any potential opens and shorts where padstacks have a drill diameter of zero.

Package Design Integrity

Package Design Integrity Checks

Create Zigzag on Shape Edges

Long and parallel edges between wide metal areas of different nets can result in errors while packaging a PCB. The shape zigzag command, available only when the Silicon Layout license is selected, solves this problem by creating notches or zigzags on these parallel edges.

Zigzags on Parallel Shape Edges

Generate Advanced Non-Standard Fillets

With this release, you can generate advanced non-standard fillets using the adv nonstandard fillets command. This command is available only when the Silicon Layout license is selected. You can also display the advanced parameters, which are derived from the manufacturer's settings, into the design. These advanced parameters are also compatible with the silicon design requirements and allow you to set the minimum length and maximum width of the fillet. You can also set the minimum and maximum angle of the fillet and the fillet tip shape. A DRC marker is also added where a fillet cannot be generated but is actually required. 

 advanced non standard fillets

Advanced Non-Standard Fillets

Those were some of the enhancements in 17.4-2019 Hotfix 028 of Allegro Package Designer Plus. Watch this space as we’ll be back with more details on these features.

Contact Us

For any feedback or any topics you want us included in our blogs, write to us at pcbbloggers@cadence.com.

Do SUBSCRIBE to stay updated about upcoming blogs.

Tags:
  • IC Packaging |
  • APD |
  • IC Packaging & SiP design |
  • IC Packagers |
  • Allegro Package Designer |
  • 17.4-2019 |
  • 17.4 QIR4 |