With the shrinking development time and growing designs, verification teams often find it challenging to verify bus performance. Faster execution time, test bench creation with less effort, and efficient test pattern generation are often required. Renesas also faced a similar challenge: verifying bus performance in their chips by analyzing bandwidth and latency over time. They decided to use Cadence tools to mitigate such issues and used a series of operational flows with AVIP and ATP integrating Cadence tools. Here, Palladium was used to mitigate issues due to stretched emulation time, Perspec’s portable stimulus was used for automatic test pattern creation, and Cadence System Testbench generator assisted with efficient testbench generation.
The collaboration with Cadence resulted in a comprehensive emulation package and a new efficient bus performance verification scheme design that helped Renesas to achieve faster turnaround time, efficient test bench creation as well as test pattern generation.
Renesas witnessed a stellar performance with 160x speedup in actual simulation or emulation itself along with 16x speed up in bandwidth and latency calculation and extracting the maximum and minimum bus performance with the System Performance Analyzer.
Renesas faced three major challenges during bus performance verification:
To mitigate such challenges and accelerate the execution times and achieve effortless test bench/test pattern creation, Renesas decided to deploy and integrate three tools (mentioned below) from Cadence with scalability that allows reusability in case of any design change:
In collaboration with Cadence, Renesas developed a variety of features to improve their hardware emulation scalability. It used the new integration approach with scalability by utilizing hardware emulation on Palladium with AVIP and C++, automated testbench creation and performance analysis, and System Testbench Generator ATP test-pattern generation with Perspec’s Portable Stimulus.
Cadence System Performance Analyzer, Perspec, and Palladium work together to tackle these challenges by providing vast upgrades in speed and precision across the development process.
To take the advantage of HW emulation (Palladium) with scalability, Renesas, in collaboration with Cadence, developed the below techniques in addition to AVIP and C++ interface on AVIP:
The HW part of ATP was implemented in AVIP for getting the high-speed benefit. It is controlled with C++ Interface for simulation acceleration as there is no need for compilation every time.
The System Testbench Generator was used to describe their testbench topology through IPXact or CSV and automatically generate a ready-to-use UVM SystemVerilog testbench for simulation or C testbench for emulation.
Creating a test pattern is critical – it needs time as well as skills to cover all corner cases. Renesas in collaboration with Cadence used the below techniques using Perspec to efficiently create complex case scenarios:
The integration of the System Performance Analyzer, Perspec, and Palladium is shown in the schematic diagram.
The test, performed on an SoC with about 170 bus masters, had significant improvements in acceleration and efficiency. In the assembling stage, Renesas saw a 5x efficiency boost using System Testbench Generator and Cadence AVIP. When executing the simulation or emulation, a 12x efficiency boost in the creation of test patterns, along with a 160x speedup in the actual simulation or emulation itself was witnessed. Even the post-run analysis was faster, with a 16x speedup in calculating bandwidth and latency, time analysis between master and slave buses, and extracting the maximum and minimum bus performance with the System Performance Analyzer.
Accelerated execution, effortless testbench creation, and more efficient test-pattern creations were the major requirements for bus verification. Renesas, in collaboration with the Cadence support team, developed a new integrated approach with scalability utilizing hardware emulation on Palladium with AVIP and C++ I/F, System Performance Analyzer, Scalable ATP test-pattern generation, and stimulus portability on Perspec. By applying this practical flow to our SoC design, which has about 170 bus masters, significant improvements in acceleration and efficiency were achieved.