Cadence® system design and verification solutions, integrated under our System Development Suite, provide the simulation, acceleration, emulation, and management capabilities.
System Development Suite Related Products A-Z
Cadence® digital design and signoff solutions provide a fast path to design closure and better predictability, helping you meet your power, performance, and area (PPA) targets.
Full-Flow Digital Solution Related Products A-Z
Cadence® custom, analog, and RF design solutions can help you save time by automating many routine tasks, from block-level and mixed-signal simulation to routing and library characterization.
Overview Related Products A-Z
Driving efficiency and accuracy in advanced packaging, system planning, and multi-fabric interoperability, Cadence® package implementation products deliver the automation and accuracy.
Cadence® PCB design solutions enable shorter, more predictable design cycles with greater integration of component design and system-level simulation for a constraint-driven flow.
An open IP platform for you to customize your app-driven SoC design.
Comprehensive solutions and methodologies.
Helping you meet your broader business goals.
A global customer support infrastructure with around-the-clock help.
24/7 Support - Cadence Online Support
Locate the latest software updates, service request, technical documentation, solutions and more in your personalized environment.
Cadence offers various software services for download. This page describes our offerings, including the Allegro FREE Physical Viewer.
Get the most out of your investment in Cadence technologies through a wide range of training offerings.
This course combines our Allegro PCB Editor Basic Techniques, followed by Allegro PCB Editor Intermediate Techniques.
Virtuoso Analog Design Environment Verifier 16.7
Learn learn to perform requirements-driven analog verification using the Virtuoso ADE Verifier tool.
Exchange ideas, news, technical information, and best practices.
The community is open to everyone, and to provide the most value, we require participants to follow our Community Guidelines that facilitate a quality exchange of ideas and information.
It's not all about the technlogy. Here we exchange ideas on the Cadence Academic Network and other subjects of general interest.
Cadence is a leading provider of system design tools, software, IP, and services.
I have this cline2shape.il file from years past. We changed
it to convert a cline to shape on ROUTE KEEPOUT_ALL and has worked great for
Now, I would like to change it to convert a cline to BOARD
GEOMETRY > OUTLINE but it fails and reports cannot create a “filled” shape
on this layer.
Please see both attached files.
Question, does anyone know how to make this file do the
Display BOARD GEOMETRY > OUTLINE LAYER and
ROUTE KEEPOUT_ALL layers.
Convert the cline to BOARD GEOMETRY > OUTLINE
layer as a “unfilled” shape.
Z-Copy the BOARD GEOMETRY > OUTLINE shape to
a “filled” shape on ROUTE KEEPOUT_all layer. (expanded 5mil larger than
When all said and done, we should have a routed channel on OUTLINE layer with Route Keepout_All shape 5 mil larger.
Thanks in advance!
To create an unfilled shape change the axlDBCreateShape's second variable from t to nil.
In reply to aCraig: