Cadence® system design and verification solutions, integrated under our System Development Suite, provide the simulation, acceleration, emulation, and management capabilities.
System Development Suite Related Products A-Z
Cadence® digital design and signoff solutions provide a fast path to design closure and better predictability, helping you meet your power, performance, and area (PPA) targets.
Full-Flow Digital Solution Related Products A-Z
Cadence® custom, analog, and RF design solutions can help you save time by automating many routine tasks, from block-level and mixed-signal simulation to routing and library characterization.
Overview Related Products A-Z
Driving efficiency and accuracy in advanced packaging, system planning, and multi-fabric interoperability, Cadence® package implementation products deliver the automation and accuracy.
Cadence® PCB design solutions enable shorter, more predictable design cycles with greater integration of component design and system-level simulation for a constraint-driven flow.
An open IP platform for you to customize your app-driven SoC design.
Comprehensive solutions and methodologies.
Helping you meet your broader business goals.
A global customer support infrastructure with around-the-clock help.
24/7 Support - Cadence Online Support
Locate the latest software updates, service request, technical documentation, solutions and more in your personalized environment.
Cadence offers various software services for download. This page describes our offerings, including the Allegro FREE Physical Viewer.
Get the most out of your investment in Cadence technologies through a wide range of training offerings.
This course combines our Allegro PCB Editor Basic Techniques, followed by Allegro PCB Editor Intermediate Techniques.
Virtuoso Analog Design Environment Verifier 16.7
Learn learn to perform requirements-driven analog verification using the Virtuoso ADE Verifier tool.
Exchange ideas, news, technical information, and best practices.
The community is open to everyone, and to provide the most value, we require participants to follow our Community Guidelines that facilitate a quality exchange of ideas and information.
It's not all about the technlogy. Here we exchange ideas on the Cadence Academic Network and other subjects of general interest.
Cadence is a leading provider of system design tools, software, IP, and services.
Hello Cadence,There are two similar simulation environment: IFV and IUS. Who know what's the difference with them? And one is another one's super set?Best regards,Davy
Hi Davy.Excellent question! :-)Here's the very high level answer (ask your AE for a demo of IFV too!).IUS is the Incisive Unified Simulator (unified because all the languages are supported natively in the same simulation kernel).IUS deals with dynamic simulation, i.e. time advances as you simulate and you can run behavioural testbench or modelling code.IFV is the Incisive Formal Verifier tool. Formal analysis involves building a mathematical model of your design, and then using formal proofs to see whether the design meets specific properties that you've written in PSL or SVA.In IFV there is no real notion of time - everything is done using mathematics and a "crank" which is like the clock of the registers.Although the two tools work differently under the hood, they both use the SimVision GUI as the front-end.This means that a designer who knows IUS feels instantly at home driving IFV. The same waveform window is used to show failing properties or to show coverage examples.Regards.Steve H.
Hi Steve,Excellent answer :)From your high level description, I infer that IUS and IFV are mutually-exclusive in the method the tool use. Right?But we know that IUS can also run SVA/PSL. So does IFV run faster? Or IFV have more intuitive methodology for us designer? If not, why we designers need IUS besides IFV?Any suggestions will be appreciated!Davy
Sorry, typo.If not, why we designers need IFV besides IUS?Davy
Well, the short answer is that you can use both tools, since they tackle different verification problems.Formal analysis is really good at finding nasty corner-case bugs with low effort from the engineer. However, formal is best applied to certain types of design if you want to get the best value from it. Good examples are control logic such as arbiters, state machines, FIFO control logic. Formal is not so good when the state space is big (wide busses, memories, big counters).Simulation is still important for verifying the integration of all your modules once the design gets too big to handle in formal verification.Designers use SVA or PSL to specify the legal input behaviour (assumptions) and the legal output behaviour (assertions), and the formal tool uses these as the modelling constraints and checks.Designers can get very quick turn-around when writing or bug-fixing their code - the formal tool will quickly show them any errors they added without writing and running loads of simulations. Once the RTL module is well verified in IFV, the designers can integrate it into the bigger system where simulation is more useful. The module has already been exhaustively verified, so the only thing left to do (in simulation) is check that the connections into the module are legal and that the overall system design is good.The really good thing now is that the assumptions written for IFV are treated as assertions in IUS, so that you're checking that what's driving your "perfectly" verified module is now checked for the correct input protocol, using the same properties.This really boosts your confidence, and also helps isolate bugs when you're simulating at the system level, because you've already put loads of assertions all over your design!If you haven't done so already, take a look at the Formal Analysis forum on CDNUsers.Steve.
As an early user of IFV (it used to be called ISV then, back in 2003 timeframe during our PSL book) I found it extremely useful. Assuming you add assertions anyway the flow was really simple as IUS itself:ncvlog -f flistncelab topisv top (Instead of ncsim top)It was incredibly seamless to use as a flow (though the tool in its beta/alpha stages had issues).And as Steph mentioned, the debug was another sweet spot - use SimVision, same as with NC.So it is almost like you can get rid of writing those throw away block level TBs. Please read our PSL/SVA book on FV chapter (www.abv-psl.org). We showed live/toy design of a traffic light controller and some interesting applications of this technology. HTHAjeetha, CVCwww.noveldv.com
Hello Ajeetha,Thanks a lot!You said "you can get rid of writing those throw away block level TBs". I hope it will do :)Best regards,Davy
In reply to archive:
I think the major benefit of IFV is that it can help designer to understand his assumption can be proven or not in an early developing phase.
Also using IFV to do connection check or mux check is very efficient, we don't need to create testcase (Although IUS has assertion capability, we still need to create our own testcases, right? )
And also, the counter-example is very easy for us to understand what is wrong.
Since I am new to IFV, Is my understand here correct??