Cadence® system design and verification solutions, integrated under our System Development Suite, provide the simulation, acceleration, emulation, and management capabilities.
System Development Suite Related Products A-Z
Cadence® digital design and signoff solutions provide a fast path to design closure and better predictability, helping you meet your power, performance, and area (PPA) targets.
Full-Flow Digital Solution Related Products A-Z
Cadence® custom, analog, and RF design solutions can help you save time by automating many routine tasks, from block-level and mixed-signal simulation to routing and library characterization.
Overview Related Products A-Z
Driving efficiency and accuracy in advanced packaging, system planning, and multi-fabric interoperability, Cadence® package implementation products deliver the automation and accuracy.
Cadence® PCB design solutions enable shorter, more predictable design cycles with greater integration of component design and system-level simulation for a constraint-driven flow.
An open IP platform for you to customize your app-driven SoC design.
Comprehensive solutions and methodologies.
Helping you meet your broader business goals.
A global customer support infrastructure with around-the-clock help.
24/7 Support - Cadence Online Support
Locate the latest software updates, service request, technical documentation, solutions and more in your personalized environment.
Cadence offers various software services for download. This page describes our offerings, including the Allegro FREE Physical Viewer.
Get the most out of your investment in Cadence technologies through a wide range of training offerings.
This course combines our Allegro PCB Editor Basic Techniques, followed by Allegro PCB Editor Intermediate Techniques.
Virtuoso Analog Design Environment Verifier 16.7
Learn learn to perform requirements-driven analog verification using the Virtuoso ADE Verifier tool.
Exchange ideas, news, technical information, and best practices.
The community is open to everyone, and to provide the most value, we require participants to follow our Community Guidelines that facilitate a quality exchange of ideas and information.
It's not all about the technlogy. Here we exchange ideas on the Cadence Academic Network and other subjects of general interest.
Cadence is a leading provider of system design tools, software, IP, and services.
Where exactly does the error appear? Also, which subversion are you using? (Help->About in the CIW will tell you).
In reply to Andrew Beckett:
I am using version IC220.127.116.110.1
The error message appears in CDS.log when I try to kick off the monte carlo simulation.
In reply to donnytsunami:
OK, looking into what triggers that error message number, it must be coming from the MDL options form. It suggests that you must have a test in your ADE XL setup which has the MDL Control options set, and is referring to a library which is no longer in your cds.lib.
So, I'd suggest double clicking on each test, bringing up the ADE XL test editor, and then going to Simulation->MDL Control...
The libNameSel is the name of the Library field (used if MDL Control File is set to "From cellView"). Maybe you need to fiddle with this to point to a valid library and then OK the form (even if "Enable MDL Mode" is turned off), and then close the ADE XL test editor to save it.
Worth a try. I'm pretty confident that the message is related to this form, since libNameSel only occurs on this form.