• Skip to main content
  • Skip to search
  • Skip to footer
Cadence Home
  • This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

  1. Community Forums
  2. Custom IC Design
  3. Incomplete DRC Results

Stats

  • Locked Locked
  • Replies 0
  • Subscribers 125
  • Views 8437
  • Members are here 0
This discussion has been locked.
You can no longer post new replies to this discussion. If you have a question you can start a new discussion

Incomplete DRC Results

Kevin Buck
Kevin Buck over 3 years ago

I'm using the PVS DRC tool on Cadence version IC6.1.8-64b.500.9 and I noticed that some DRC errors are not reported but it looks like the settings should allow them to be reported. The seemingly relevant settings are:

  • Output Limit: 1000
  • Hierarchy Depth Limit: 32
  • No special settings in configurator or include PVL

I'm seeing that some minimum metal area violations are reported but not others, for example:

There are two identical devices here with MET1 on the pcell gate connection. The minimum area violation on the left is reported but not on the right. Theses two devices are in the same level of hierarchy, in fact they are an arrayed instance as seen here:

I've highlighted the entire section relevant to minimum MET1 violations in the PVS DRC Debug tool:

As I fix the existing errors the tool does seem to find the additional errors eventually but this is a little bit concerning. As can be seen in the above screenshot there isn't some artificial limit per rule preventing additional errors from being reported as rule MET1.4 shows 7 errors. I've also had many more errors than shown in this example run so I don't believe there is any issue there. I've also double checked the rule deck files and there isn't anything suspicious there either. If anyone has any experience with this type of issue any insight would be appreciated.

  • Cancel

Community Guidelines

The Cadence Design Communities support Cadence users and technologists interacting to exchange ideas, news, technical information, and best practices to solve problems and get the most from Cadence technology. The community is open to everyone, and to provide the most value, we require participants to follow our Community Guidelines that facilitate a quality exchange of ideas and information. By accessing, contributing, using or downloading any materials from the site, you agree to be bound by the full Community Guidelines.

© 2025 Cadence Design Systems, Inc. All Rights Reserved.

  • Terms of Use
  • Privacy
  • Cookie Policy
  • US Trademarks
  • Do Not Sell or Share My Personal Information