• Skip to main content
  • Skip to search
  • Skip to footer
Cadence Home
  • This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

  1. Blogs
  2. Community Forums
  3. Cadence Community
Cadence Community
  • This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

  • Site
  • Search
  • User
Find Other Members ►
Subscriptions
Get email delivery of the Cadence blog (individual posts).
  • Twitter
  • Facebook
  • LinkedIn
  • Google+

Community


Blogs
Forums
Resources

Latest Forum Posts

Visit the User Forums »

Latest Blog Posts

  • 定制IC芯片设计 : Virtuoso: 新序曲-针对团队设计的新方法—Concurrent Layout工具

    Sucharita
    Sucharita
    任何任务,被划分为不同的小任务,并分配给不同的人,这样是不是能加速完成该工作? 如果我们告诉您新发布的ICADVM18.1 中Layout XL的新特征- Concurrent layout工具,能够实现单元视图下,多个工程师同时进行工作。您是不是迫不及待想要了解更多? 敬请阅读……
    • 19 Dec 2018
  • Breakfast Bytes: The Breakfast Bytes Guide to Flying

    Paul McLellan
    Paul McLellan
    I fly a fair bit, a little over 100,000 miles a year in the last few years. There are many people in Cadence who fly a lot more than me, but I write a blog and they don't. So I thought I'd write down my advice on how to travel on long-ha...
    • 19 Dec 2018
  • Life at Cadence: What Makes Cadence a Great Place to Work?

    FormerMember
    FormerMember
    Cadence was recently named number 15 on the 2018 list of the World’s Best Multinational Workplaces, according to global research and consulting firm Great Place to Work® and Fortune Magazine. This is the fourth year in a row that Cadence wa...
    • 18 Dec 2018
  • Breakfast Bytes: The Economist on Silicon Supremacy

    Paul McLellan
    Paul McLellan
    A couple of weeks ago, the cover story of The Economist was Chip Wars: China, America and silicon supremacy. For the last few years it has been the biggest story in the semiconductor industry. You may already know the incredible fact that the value o...
    • 18 Dec 2018
  • Analog/Custom Design: Virtuosity: Doing Placement in a Row-Based Environment

    Priya Sriram
    Priya Sriram
    At advanced nodes, Virtuoso provides the capability of defining row templates and generating row regions in the layout design. You can then use the automatic and assisted placement options to place devices, Modgens, and standard cells in these rows​.
    • 17 Dec 2018
  • Analog/Custom Design: Virtuosity: What Did I Miss in Virtuoso Visualization and Analysis and ADE during the IC6.1.7/ICADV12.3 ISRs?

    Arja H
    Arja H
    Maybe you've been stuck on a project that used an older version of Virtuoso, maybe you've just subscribed to these blogs or maybe you're a new user to Virtuoso and perhaps you don't know about the new cool features that have been added over the course of the IC6.1.7/ICADV12.3 ISRs. We have packed a huge amount of enhancements in, the count is over 1600! I can't detail all of them here, but I'll outline the major enhancements…
    • 17 Dec 2018
  • Breakfast Bytes: CES Preview

    Paul McLellan
    Paul McLellan
    It's nearly January so it is nearly the Consumer Electronics Show in Las Vegas, which takes place the first full working week of the year, so this year it starts on the evening of 7th, with an opening keynote (this year from LG, taking over from ...
    • 17 Dec 2018
  • Breakfast Bytes: Sunday Brunch Video for 16th December 2018

    Paul McLellan
    Paul McLellan
    https://youtu.be/izP9iUskcXQ Made at the Cadence Marketing Holiday Party (camera Sean) Monday: RISC-V: Real Products in Volume Tuesday: IEDM: All About Interconnect Wednesday: The Conway Disappearance Effect Thursday: Automotive Summit: The Road...
    • 16 Dec 2018
  • PCB、IC封装:设计与仿真分析: PCB设计团队如何在布线之前发现并解决信号完整性问题

    Sigrity
    Sigrity
    PCB设计团队面临的一个主要挑战是如何确保设计的按时签发。由于信号完整性工程师通常只能在设计周期的后期发现问题并提出更改要求,设计师们于是不得不一遍又一遍地重复设计 - >布线 - >重新布线这一循环。当SI专家发现与基本反射相关的SI问题如不正确的布线拓扑结构、丢失的终止信号、过冲、回铃或延长的延迟建立时,设计师们的工作则必须重头再来。这一切都令人感到沮丧,特别是当SI专家知道这些基本问题其实可以更早地得到解决。 在设计后期发现问题,意味着设计团队之前投入的布线精力都白费了,他们...
    • 14 Dec 2018
  • A2V: Modeling Aerodynamics Lift for Workboats and Commercial Passenger Vessels in FINE/Marine

    Computational Fluid Dynamics: A2V: Modeling Aerodynamics Lift for Workboats and Commercial Passenger Vessels in FINE/Marine

    AnneMarie CFD
    AnneMarie CFD
    Author: Lionel Huetz, CEO, Advanced Aerodynamic Vessels, France Advanced Aerodynamic Vessels (A2V) develops and commercializes a new generation of fast transportation vessels using aerodynamics to improve energy efficiency. Its revol...
    • 14 Dec 2018
  • Breakfast Bytes: Automotive Sensors: Cameras, Lidar, Radar, Thermal

    Paul McLellan
    Paul McLellan
    Yesterday I wrote a sort of overview of the Cadence Automotive Summit that took place in November, in the post Automotive Summit: The Road to an Autonomous Future. Today, the focus in on a key part of automating driving, namely sensors. One of the fi...
    • 14 Dec 2018
  • Breakfast Bytes: Breakfast Buffet for November 2018

    Paul McLellan
    Paul McLellan
    https://youtu.be/SxGTX1reCVw The three highlighted posts for November were: Diwali, the Hindu Festival of Lights...and Photonics, the Silicon Festival of Light Inside Google's TPU Mechanical, Thermal, EMI, SI, PI: PCB Design Needs Them All Sig...
    • 13 Dec 2018
  • Digital Design: 2018 Annual HLS Survey Results

    dpursley
    dpursley

    Earlier this year, we performed the annual high-level synthesis (HLS) industry survey to get an idea of the industry’s expectations of HLS. As in last year’s survey, approximately half of the responses were from current HLS users, and half were from non-users. This year’s anonymous survey focused on HLS usage and expectations.

    As usual, I’ll walk through the questions one by one below, but first let…

    • 13 Dec 2018
  • Breakfast Bytes: Automotive Summit: The Road to an Autonomous Future

    Paul McLellan
    Paul McLellan
    Before Thanksgiving, Cadence held an Automotive Summit. I was going to dive into some of the detailed material presented, but it occurred to me that it might be a good time to step back and take a look at where we are in the industry as a whole. I&#3...
    • 13 Dec 2018
  • 定制IC芯片设计 : Virtuoso: 新序曲—针对高频产品设计的Virtuoso RF解决方法

    deeptig
    deeptig
    最新发布的Advanced Methodology Virtuoso (ICADVM18.1) 引入了Virtuoso RF 解决方法,用户可以利用新的封装设计功能在Virtuoso 内部生成模块,进行封装。
    • 12 Dec 2018
  • Digital Design: ECO with Stratus HLS and the Digital Implementation Flow

    dpursley
    dpursley

    For years chip designers have dealt with ECO’s when their source code was written in RTL. But the move to high-level synthesis (HLS) means that their source code is now one step further removed from the gate level netlist. This naturally leaves a question, “What if I need an ECO on my Stratus project?”

    First and foremost, it’s important to understand that ECO’s are less common in the HLS flow. I’ll explain…

    • 12 Dec 2018
  • Breakfast Bytes: The Conway Disappearance Effect

    Paul McLellan
    Paul McLellan
    Over Thanksgiving weekend, Lynn Conway sent me a link to an article that she'd written for the October edition of IEEE Computer, The Disappeared: Beyond Winning and Losing. Mead & Conway When I interviewed Rob Rutenbar when he received last y...
    • 12 Dec 2018
  • Breakfast Bytes: IEDM: All About Interconnect

    Paul McLellan
    Paul McLellan
    The first week of December means it is IEDM, the International Electron Devices Meeting. This meeting pre-dates the integrated circuit and nearly pre-dates the transistor, so "electron devices" had a different meaning. In recent decades, th...
    • 11 Dec 2018
  • 定制IC芯片设计 : Virtuoso: 新序曲-Simulation Driven Routing 工具简介

    Parula
    Parula
    总结(摘要):新版的Virtuoso平台(*ICADVM18.1)提供了突破性的分析功能和创新性的仿真交互布线,用于更为更为强大,更为高效的设计,同时也为最先进的工艺技术提供了强有力的支持。
    • 10 Dec 2018
  • Breakfast Bytes: RISC-V: Real Products in Volume

    Paul McLellan
    Paul McLellan
    I titled my preview of the RISC-V Summit RISC-V Summit Preview: Pascal or Linux? since it is clear that RISC-V is really the only game in town inside academia, but it still hasn't conquered the commercial world. So it's already Pasc...
    • 10 Dec 2018
  • Breakfast Bytes: Sunday Brunch Video for 9th December 2018

    Paul McLellan
    Paul McLellan
    https://youtu.be/M_d-K4yE_n4 Made on Cadence pathways (camera Sean) Monday: ICCAD and Open-Source CAD Tuesday: Clayton Christensen on the Prosperity Paradox Wednesday: Benedict's Christmas Present...ation: The End of the Beginning Thursday: Semic...
    • 9 Dec 2018
  • PCB、IC封装:设计与仿真分析: 针对电气工程师的热管理基础——第四篇

    Sigrity
    Sigrity
    作者:Lawrence Der 在热管理基础知识的第一篇中,我们讨论了电域和热域之间的二元性。第二篇中,我们研究了三种不同的热传输机制,并将它们与等效热阻相关联。第三篇中,我们使用热电阻的概念建立了系统的热等效网络,并确定了其等效连结环境(JA)热阻。 通过这种方法,我们能够将热阻与系统的物理特性联系起来,并通过等效的热电阻方程直观地了解主要的热传输机制。现在,让我们来进入大家关心的究极问题:散热。 散热片 散热片是被动热传输器件。在将热量从IC封装传递到周围环境时,其热阻远小于由热对流和热辐...
    • 7 Dec 2018
  • Breakfast Bytes: The Mother of All Demos

    Paul McLellan
    Paul McLellan
    It is the 50th Anniversary on Sunday of a demo that took place on December 9th 1968. It would go on to become known as "The Mother of All Demos" because it changed people's conception of what computers could do and set the agenda for mu...
    • 7 Dec 2018
  • Analog/Custom Design: Virtuosity: Designing a Row-Based Layout Methodology – Why does this Make Sense at Advanced Nodes Today?

    Akshat
    Akshat
    At advanced nodes, the complexity and volume of design rules have been growing exponentially. These challenges have contributed to the evolution of a row-based structured layout methodology, which lets you achieve a deterministic layout and increased layout efficiency.
    • 6 Dec 2018
  • The India Circuit: One Cadence, One Team, One...

    Madhavi Rao
    Madhavi Rao
    One Cadence, One Team, aaaanddd... One Family! This time of year sees all the India sites celebrate the annual Family Days. It is a way for Cadence to thank employees’ families for all their support over the year and celebrate together as an ex...
    • 6 Dec 2018
<>
Cadence Guidelines

Community Guidelines

The Cadence Design Communities support Cadence users and technologists interacting to exchange ideas, news, technical information, and best practices to solve problems and get the most from Cadence technology. The community is open to everyone, and to provide the most value, we require participants to follow our Community Guidelines that facilitate a quality exchange of ideas and information. By accessing, contributing, using or downloading any materials from the site, you agree to be bound by the full Community Guidelines.

© 2025 Cadence Design Systems, Inc. All Rights Reserved.

  • Terms of Use
  • Privacy
  • Cookie Policy
  • US Trademarks
  • Do Not Sell or Share My Personal Information