• Skip to main content
  • Skip to search
  • Skip to footer
Cadence Home
  • This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

Cadence Blogs

Stay up to date with our latest corporate and technology blog posts

Explore the Cadence Forums to find and exchange in-depth technical information.

  • This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

    Popular Search: Corporate NewsArtificial IntelligencePCB DesignCFD
Featured

Cadence Japan

業界初、エッジAI・AI搭載PC向けeUSB2V2エンドツーエンドデモをCESで公開

CES 2026で業界初のeUSB2V2エンドツーエンドデモを公開。AI PCやエッジAI向けの省電力・高速伝送を実現する最新USB技術の詳細をご紹介します。

Cadence Japan
Cadence Japan 15 Dec 2025 • less than a min read
news story , eUSB2v2 , Edge AI , Design IP , featured

Corporate News

Industry’s First End-to-End eUSB2V2 Demo for Edge AI and AI PCs at CES

Since their debut in 2023, AI PCs have taken the market by storm. Gartner projects…

Corporate
Corporate 11 Dec 2025 • 4 min read
news story , eUSB2v2 , Edge AI , Design IP , featured

Cadence Japan

ケイデンス、AI設計向け検証IPポートフォリオを強化する新VIP10種を発表

ケイデンスは、AIベースの設計に最適化された最新インターフェース向けに、10種類の新しい検証IP(Verification IP:VIP)を発表しました。今回発表されたVIPは…

Cadence Japan
Cadence Japan 4 Dec 2025 • less than a min read
news story , Verification IP , featured

Cadence Japan

ケイデンス、株式会社ベリフォアを迎え検証サービスの革新を加速

ケイデンスはVerifore社を迎えて、半導体設計・検証サービスの革新を加速。高品質なソリューションで国内外の競争力を強化します。

Cadence Japan
Cadence Japan 1 Dec 2025 • 2 min read
featured , japanese blog
cdns - all_blogs_categories

  • All 6182
  • Corporate News 220
  • Life at Cadence 202
  • Academic Network 167
  • Analog/Custom Design 779
  • Artificial Intelligence 24
  • Cloud 21
  • Computational Fluid Dynamics 367
  • Data Center 41
  • Digital Design 437
  • Learning and Support 56
  • RF Engineering 114
  • SoC and IP 419
  • System, PCB, & Package Design  999
  • Verification 1300
  • Cadence Japan 8

  • CFD(数値流体力学) 45
  • 中文技术专区 15
  • カスタムIC/ミックスシグナル 192
  • PCB、IC封装:设计与仿真分析 136
  • PCB解析/ICパッケージ解析 44
  • PCB設計/ICパッケージ設計 61
  • RF /マイクロ波設計 44
  • Spotlight Taiwan 61
  • The India Circuit 91
  • 定制IC芯片设计 79
  • データセンター 7

  • Whiteboard Wednesdays 253
Blog - Post List
Latest blogs

RF /マイクロ波設計

AWR製品の技術サポートがCadence Online Supportに移行されました!

2021年3月8日以降、AWR製品の技術サポートは標準のケイデンスサポートプロセスに移行されました。 このページは、この移行を通じてAWR製品のお客様を支援するトピックのコレクションです…

RF Design Japan 16 Mar 2021 • less than a min read
AWR Design Environment , awr , japanese blog

定制IC芯片设计

Virtuoso Meets Maxwell:跨结构电磁提取功能- 简化IC、封装和电路板耦合的任务

当您在设计RFICs或RF模块时,如果只分析IC或模块上的电磁行为,那么可能会造成结果缺失。即使IC的电磁行为已达到其规格要求,也很容易将其耦合至模块周边的走线上…

jgrad 15 Mar 2021 • 1 min read
Chinese blog , Virtuoso ICADVM20.1 , Virtuoso Layout EXL , Virtuoso Meets Maxwell , Electromagnetic analysis , Virtuoso , Custom IC Design , Virtuoso Layout Suite

Breakfast Bytes

The History of PCIe: Getting to Version 6

PCIe, or Peripheral Component Interconnect Express which nobody ever says, was an…

Paul McLellan 15 Mar 2021 • 6 min read
pcie gen 5 , PCIe

Breakfast Bytes

Sunday Brunch Video for 14th March 2021

https://youtu.be/bzgotynPvs8 Made at Fry's Electronics in San Jose (camera Ziyue…

Paul McLellan 14 Mar 2021 • less than a min read
sunday brunch

Academic Network

Expanding Our Network — AWR Academic Partners

We want to continue highlighting the amazing AWR academic connections! We’ll be covering…

Kira Jones 12 Mar 2021 • 6 min read
Lead Institutions , Cadence Academic Network , awr , University of Bristol , university program

RF Engineering

TECHTALK Webinar: Fast MMIC Design with Distributed EM Analysis

Join us March 24th, 2021 at 11:00am - 12:00pm PDT for this webinar with Nick Chopra…

TeamAWR 12 Mar 2021 • 2 min read
TechTalk , AWR Design Environment , RFIC , Distributed EM analysis , EM simulation , webinar , Cadence RF , MMIC

Analog/Custom Design

Start Your Engines: Win Le Mans with the SimVision Mixed-Signal Debug Option

In this post, I will explain how the new Cadence SimVision Mixed-Signal Debug option…

Andre Baguenie 12 Mar 2021 • 5 min read
AMS Designer , Start Your Engines , simvision , analog/mixed-signal , Virtuoso , AMSD Flex Mode , mixed-signal design , debugging , mixed-signal verification

The India Circuit

Saurav Bhardwaj: A Story of Resilience and Willpower

Subsequent to my previous blog about the Cadence Scholarship Program, I bring to…

Asim Khan 12 Mar 2021 • 3 min read
CadenceCares , CadenceScholarshipProgram , cadence

Breakfast Bytes

The Carrington Event: When Will We Have Another?

Back in the pre-Cadence days when I had the EDAgraffiti blog, I wrote about the Carrington…

Paul McLellan 12 Mar 2021 • 7 min read
solar flare , carrington event , coronal mass ejection , cme

Verification

Transport Layer – The Backbone of a USB4 Router

It won’t be incorrect to say that the transport layer of a USB4 router is the backbone…

Neelabh 11 Mar 2021 • 1 min read
Verification IP , USB4 VIP , usb4 , usb4 router

Breakfast Bytes

Best of CadenceLIVE 2020: The Keynotes

The first CadenceLIVE 2021 will be CadenceLIVE Americas on June 8-9. It will be a…

Paul McLellan 11 Mar 2021 • 1 min read
cadencelive 2020 , cadencelive

Analog/Custom Design

Virtuoso Video Diary: Knowledge Booster Training Bytes - Part 6

In this blog. we would like to let you know the information on how to achieve complete…

Parula 10 Mar 2021 • 4 min read
blended , Pegasus Verification System , ERC , pegasus , DRC , LVS , training , training bytes , Virtuoso , Cadence certified , Virtuoso Video Diary , Cadence Education Services , PVS , Custom IC Design , online training , Custom IC

System, PCB, & Package Design 

Designing the Allegro System Capture Way

A design starts in the mind of an architect, gets drawn on whiteboards as basic block…

Rachna2018 10 Mar 2021 • 4 min read
PCB , System Capture , Design reliability , 17.4 , cadence , EDA , Team design , Library and design data management , System-Level Design , 17.4-2019 , Front-end PCB design , logic-capture , PCB design , Design Entry , Part Search , Allegro

Breakfast Bytes

Paul Cunningham's DVCon Keynote: Verification Throughput = Engines × Logistics

At DVCon 2021, the keynote was presented by Cadence's Paul Cunningham who is basically…

Paul McLellan 10 Mar 2021 • 7 min read
computational logistics , dvcon 2021 , DVcon , verification

Digital Design

Voltus Voice: Demystifying ESD — Four Simple Steps to Run ESD Analysis Full-Chip…

This blog post outlines four simple steps for analysis of your electrostatic discharge…

Vijetha 9 Mar 2021 • 5 min read
effective resistance , Silicon Signoff and Verification , Power Signoff , electrostatic discharge , current density , Power Integrity , Voltus , Full-Chip , ESD

Academic Network

One-Stop Pages on support.cadence.com

This is intended for active users of Cadence Learning and Support . If you’re not…

Anton Klotz 9 Mar 2021 • 2 min read
Cadence Academic Network , Cadence Online Support , Support

Breakfast Bytes

Let’s Talk About Chiplets, Baby

At CadenceLIVE Americas 2020, one of the most viewed videos was by Samsung Foundry…

Paul McLellan 9 Mar 2021 • 3 min read
chiplet , hbi , 3DIC , samsung foundry , d2d

Analog/Custom Design

Virtuoso Meets Maxwell: EMX—Industry-Leading EM Solver for RFICs

Hi all, this is my first blog for the Virtuoso Meets Maxwell series. It builds on…

scottd 8 Mar 2021 • 5 min read
RFIC , Virtuoso Layout EXL , Virtuoso Meets Maxwell , Virtuoso RF Solution , Virtuoso RF , Electromagnetic analysis , EMX , ICADVM20.1 , Custom IC Design

カスタムIC/ミックスシグナル

Start Your Engines: ミックスシグナル・テストベンチ用自動コンフィグレーション生成

Cadence® Spectre® AMS Designer は、高いパフォーマンスのミックスシグナル・シミュレーション・システムです。複数エンジンの使用や、さまざまなプラットフォームから実行できる機能により…

Custom IC Japan 8 Mar 2021 • less than a min read
mixed signal design , Automatic Configuration Creation , ADE Explorer , AMS Designer , Start Your Engines , HED , analog/mixed-signal , japanese blog , mixed-signal verification , ADE Assembler
<>
CDNS - Fix Layout Hompage

© 2025 Cadence Design Systems, Inc. All Rights Reserved.

  • Terms of Use
  • Privacy
  • Cookie Policy
  • US Trademarks
  • Do Not Sell or Share My Personal Information